extern int use_console_lock;
+// Barrier to gcc's instruction reordering.
+static void inline gccbarrier(void)
+{
+ asm volatile("" : : : "memory");
+}
+
void
initlock(struct spinlock *lock, char *name)
{
while(cmpxchg(0, 1, &lock->locked) == 1)
;
- // Serialize instructions: now that lock is acquired, make sure
- // we wait for all pending writes from other processors.
- cpuid(0, 0, 0, 0, 0); // memory barrier (see Ch 7, IA-32 manual vol 3)
-
// Record info about lock acquisition for debugging.
// The +10 is only so that we can tell the difference
// between forgetting to initialize lock->cpu
lock->pcs[0] = 0;
lock->cpu = 0xffffffff;
-
- // Serialize instructions: before unlocking the lock, make sure
- // to flush any pending memory writes from this processor.
- cpuid(0, 0, 0, 0, 0); // memory barrier (see Ch 7, IA-32 manual vol 3)
+ gccbarrier(); // Keep gcc from moving lock->locked = 0 earlier.
lock->locked = 0;
+
popcli();
}
asm volatile("pushl %0; popfl" : : "r" (eflags));
}
+// XXX: Kill this if not used.
static inline void
cpuid(uint info, uint *eaxp, uint *ebxp, uint *ecxp, uint *edxp)
{